# TABLE OF CONTENTS

1.0 **Introduction**

1.1 General Description  
1.2 Specification Summary  
1.2.1 Physical Specifications  
1.2.2 Reliability Specifications  
1.2.3 Performance Specifications  
1.2.4 Functional Specifications  

2.0 **Functional Characteristics**

2.1 General Operation  
2.2 Read/Write and Control Electronics  
2.3 Drive Mechanism  
2.4 Air Filtration System  
2.5 Positioning Mechanism  
2.6 Read/Write Heads and Discs  

3.0 **Functional Operations**

3.1 Power Sequencing  
3.2 Drive Selection  
3.3 Track Accessing  
3.4 Head Selection  
3.5 Read Operation  
3.6 Write Operation  

4.0 **Electrical Interface**

4.1 Control Input Lines  
4.1.1 Reduced Write Current  
4.1.2 Write Gate  
4.1.3 Head Select 2⁰ and 2¹  
4.1.4 Direction In  

Page

1  
2  
2  
2  
3  
3  
4  
4  
4  
8  
8  
8  
8  
10  
10  
10  
15  
16  
16  
16  
16  
16
7.3 Gap 3
7.4 Gap 4
7.5 Sector Interleaving
7.6 Defective Sector Flags

Figures
1 Air Filtration System 5-6
2 Positioning Mechanism 7
3 Power Up Sequence 9
4 Control Signals 12
5 Data Signals 13
6 Typical Connection, 4 Drive System 14
7 Control Signals Driver/Receiver Combination 15
8A Step General Timing 17
8B Slow Seek Step Pulse Timing 17
8C Algorithm Driven Seek 18
8D Buffered Seek 18
9 Index Timing 20
10 Data Line Driver/Receiver Combination 21
11 Write Precompensation Patterns 22
12 Read/Write Data Timings 23
13 Option Shunt Block 25
14 Interface Connector Physical Locations 26
15 J1 Connector Dimensions 27
16 J2 Connector Dimensions 28
17 J3 Connector 28
18 Mounting Physical Dimensions 31
19 Overall Physical Dimensions 32
20 Track Format As Shipped 34
21 "A1" Address Mark Byte 35
<table>
<thead>
<tr>
<th>Tables</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>I J1/P1 Connector Pin Assignments</td>
<td>11</td>
</tr>
<tr>
<td>II J2/P2 Connector Pin Assignments</td>
<td>12</td>
</tr>
<tr>
<td>III J3/P3 DC Connector Pin Assignments</td>
<td>12</td>
</tr>
<tr>
<td>IV DC Power Requirements</td>
<td>29</td>
</tr>
<tr>
<td>V Motor Start Current Requirements</td>
<td>29</td>
</tr>
</tbody>
</table>
1.0 Introduction

1.1 General Description:

The ST-506/412 disc drive is a random access storage device utilizing two non-removable 5¼ inch discs as storage media. Each disc surface employs one movable head to service 153/306 data tracks. The total formatted capacity of the four heads and surfaces is 5/10 megabytes (32 sectors per track, 256 bytes per sector, 612/1224 tracks).

Low cost and unit reliability are achieved through the use of a band actuator and open loop stepper head positioning mechanism. The inherent simplicity of mechanical construction and electronic controls allows maintenance free operation throughout the life of the drive. Both electronic PCB’s are mounted outside the head disc assembly, allowing field serviceability.

Mechanical and contamination protection for the heads, actuator, and discs is provided by an impact resistant aluminum enclosure. A self-contained recirculating system supplies clean air through a 0.3 micron filter. A second port in the filter assembly allows pressure equalization with ambient air without chance of contamination. A patented spindle pump assures adequate air flow and uniform temperature distribution throughout the head and disc area. Thermal isolation of the stepper and spindle motor assemblies from the disc enclosure results in a very low temperature rise within the enclosure. This provides significantly greater off track margin and the ability to immediately perform read and write operations after power up with no thermal stabilization delay.

The ST-506/412 electrical interface is similar to Shugart Associates’ SA1000 family of 8 inch fixed disc drives. ST-506/412 size and mounting are identical to the industry standard minifloppy disc drives, and they use the same DC voltages and connector. No AC power is required.

Key Features:

★ Storage Capacity of 6.38/12.76 megabytes unformatted, 5.0/10.0 megabytes formatted as shipped.

★ Same physical size and mounting as the minifloppy.

★ Same DC voltages as the minifloppy.

★ Band actuator and stepper motor head positioning.

★ 5.0 megabit/second transfer rate.

★ Simple floppy-like interface.

★ Same track capacity as a double density 8 inch floppy.
1.2 Specification Summary:

1.2.1 Physical Specifications:

Environmental Limits:

Ambient Temperature
   Operating: 40° to 122°F (4° to 50°C)
   Non-Operating: —40° to 140°F (—40° to 60°C)

Max Temperature Gradient
   Operating: 18°F/hr. (10°C)
   Non-operating: Below Condensation

Relative Humidity: 8 to 80% non-condensing
Max Wet Bulb: 78.8°F (26°C)

Maximum Elevation
   Operating: 10,000 ft.
   Non-operating: —1000 to 30,000 ft.

Shock
   Operating: 10G’s
   Non-operating: 20G’s

DC Power Requirements
   +12V ±5%, 1.8A typical, 4.5A maximum (at power on)
   +5V ±5%, .7A typical, 1.0A maximum
   +12V/−5V Maximum Ripple = 50mV P-P

Mechanical Dimensions:
   Height ...................... 3.25 inches
   Width ...................... 5.75 inches
   Depth ........................ 8.00 inches
   Weight .................... 4.6 lbs. (2.1 kg)
   Shipping Weight .......... 7.0 lbs. (3.2 kg)

Heat Dissipation
   25 watts typical
   29 watts maximum

Max Acoustic Output: 50 DBA

1.2.2 Reliability Specifications:

   MTBF ................... 11,000 POH, typical usage
   PM ........................ Not Required
   MTTR ..................... 30 minutes
   Component Design Life .......... 5 years

Error Rates:
   Soft read errors .......... 1 per 10¹⁰ bits read
   Hard read errors* .......... 1 per 10¹² bits read
   Seek errors ................. 1 per 10¹⁰ seek
   * Not recoverable within 16 retries
1.2.3 Performance Specifications:

<table>
<thead>
<tr>
<th></th>
<th>ST-506</th>
<th>ST-412</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Capacity</strong></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Unformatted</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Per Drive</td>
<td>6.38 Megabytes</td>
<td>12.76 Megabytes</td>
</tr>
<tr>
<td>Per Surface</td>
<td>1.59 Megabytes</td>
<td>3.19 Megabytes</td>
</tr>
<tr>
<td>Per Track</td>
<td>10416 Bytes</td>
<td>10416 Bytes</td>
</tr>
<tr>
<td>Formatted</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Per Drive</td>
<td>5.0 Megabytes</td>
<td>10.0 Megabytes</td>
</tr>
<tr>
<td>Per Surface</td>
<td>1.25 Megabytes</td>
<td>2.5 Megabytes</td>
</tr>
<tr>
<td>Per Track</td>
<td>8192 Bytes</td>
<td>8192 Bytes</td>
</tr>
<tr>
<td>Per Sector</td>
<td>256 Bytes</td>
<td>256 Bytes</td>
</tr>
<tr>
<td>Sectors Per Track</td>
<td>32</td>
<td>32</td>
</tr>
<tr>
<td><strong>Transfer Rate</strong></td>
<td>5.0 Mbits/sec</td>
<td>5.0 Mbits/sec</td>
</tr>
<tr>
<td><strong>Access Time</strong></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Track to Track</td>
<td>3ms</td>
<td>3ms</td>
</tr>
<tr>
<td>Average</td>
<td>85ms*</td>
<td>85ms**</td>
</tr>
<tr>
<td>Maximum</td>
<td>205ms*</td>
<td>205ms**</td>
</tr>
<tr>
<td>Setting Time</td>
<td>15ms</td>
<td>15ms</td>
</tr>
<tr>
<td><strong>Average Latency</strong></td>
<td>8.33ms</td>
<td></td>
</tr>
</tbody>
</table>

* using fast seek algorithm (including setting)
** using burst mode (including settling)

1.2.4 Functional Specifications:

<table>
<thead>
<tr>
<th></th>
<th>ST-506</th>
<th>ST-412</th>
</tr>
</thead>
<tbody>
<tr>
<td>Rotational speed</td>
<td>3600 rpm ±1%</td>
<td>3600 rpm ±1%</td>
</tr>
<tr>
<td>Recording density</td>
<td>7690 bpi max</td>
<td>9074 bpi max</td>
</tr>
<tr>
<td>Flux density</td>
<td>7690 fci</td>
<td>9074 fci</td>
</tr>
<tr>
<td>Track density</td>
<td>255 tpi</td>
<td>345 tpi</td>
</tr>
<tr>
<td>Cylinders</td>
<td>153</td>
<td>306</td>
</tr>
<tr>
<td>Tracks</td>
<td>612</td>
<td>1224</td>
</tr>
<tr>
<td>R/W Heads</td>
<td>4</td>
<td>4</td>
</tr>
<tr>
<td>Discs</td>
<td>2</td>
<td>2</td>
</tr>
</tbody>
</table>

2.0 Functional Characteristics

2.1 General Operation:

The ST-506/412 disc drive consists of read/write and control electronics, read/write heads, track positioning actuator, media, and air filtration system. The components perform the following functions:

1. Interpret and generate control signals.
2. Position the heads over the desired track.
3. Read and write data.
4. Provide a contamination free environment.

2.2 Read/Write and Control Electronics

Electronics are packaged on two printed circuit boards. The primary board to which power, control and data signals are connected includes:  

-3-
1. Index detection circuit.
2. Head position/actuator circuit.
3. Read/write circuits.
4. Drive up to speed circuit.
5. Head select circuit.
6. Write fault detection circuit.
7. Step motor drive circuit.
8. Drive select circuit.

The second PCB, mounted to the sideframe under the primary board derives its power from the primary board and provides power and speed control to the spindle drive motor.

2.3 Drive Mechanism

A brushless DC drive motor rotates the spindle at 3600 rpm. The spindle is driven directly with no belt or pulley being used. The motor is thermally isolated from the head/disc assembly to minimize temperature rise in the sealed chamber containing the heads and discs. The motor and spindle are dynamically balanced to insure a low vibration level. A brake is used to quickly stop the spindle motor when power is removed. The head/disc assembly is shock mounted to minimize transmission of vibration through the chassis or frame.

2.4 Air Filtration System (Figures 1A & 1B)

The discs and read/write heads are fully enclosed in a module using an integral recirculation air system and absolute filter to maintain a clean environment. Integral to the filter is a port which also permits ambient pressure equalization without contaminate entry.

2.5 Positioning Mechanism (Figure 2)

The read/write heads are mounted on a ball bearing supported carriage which is positioned by a band actuator connected to the stepper motor shaft. The stepper motor is thermally isolated from the head/disc assembly to minimize temperature rise in the sealed chamber.
FIGURE 1B

AIR FILTRATION SYSTEM

SCRUBBING FILTER

DISC

BAROMETRIC FILTER

SPINDLE ASSEMBLY
FIGURE 2
POSITIONING MECHANISM

- STEPPER MOTOR
- READ/WRITE HEADS E BLOCK
- TRK. "O" INTERRUPTER
- TRK. "O" BRACKET
- OPTICAL DEVICE
- CAPSTAN
- CARRIAGE ASM
- BALL BEARINGS
- CARRIAGE RODS
2.6 Read/Write Heads and Discs

The recording media consists of a lubricated thin magnetic oxide coating on a 130 mm diameter aluminum substrate. This coating formulation, together with the low load force/low mass flying heads, permits reliable contact start/stop operation.

Data on each of the four disc surfaces is read by one read/write head, each of which accesses 153/306 tracks.

3.0 Functional Operations

3.1 Power Sequencing (Figure 3)

Plus 5 and +12 volts may be applied in any order; however, +12 volts must be applied to start the spindle drive motor. A speed sense circuit counts 512 disc revolutions before recalibrating the heads to track 0 (See section 4.5.2 for exception). For this recalibration to occur, the step input signal must be inactive. TRACK 0, SEEK COMPLETE and READY signals on the interface will become true sequentially. The drive will not perform read, write or seek functions until READY becomes true.

3.2 Drive Selection

Drive selection occurs when one of the DRIVE SELECT lines is activated. Only the selected drive will respond to the input signals, and only that drive’s output signals are then gated to the controller interface (See section 4.5.1 for exception).

3.3 Track Accessing

Read/write head positioning is accomplished by:

a) Deactivating Write Gate.

b) Activating the appropriate Drive Select line.

c) Being in the READY condition with SEEK COMPLETE true.

d) Selecting the appropriate direction.

e) Pulsing the Step line.

Each step pulse will cause the heads to move either 1 track in or 1 track out depending on the level of the Direction line. A low level on the Direction line will cause a seek inward toward the spindle; a high, outward toward track 0.

3.4 Head Selection

Any of the 4 heads can be selected by placing the head’s binary address on the two Head Select lines.
FIGURE 3
POWER UP SEQUENCE

DC ON

DISC UP TO SPEED
(512 REV S COUNTED)

AUTO RECALIBRATE PERIOD

TRACK 0

READY

SEEK COMPLETE

DRIVE SELECT*

(*GATES READY, TK 0, SEEK COMPLETE)

15 sec. Typical

up to 16.67 ms.

15 ms. Maximum
3.5 Read Operation

Reading data from the disc is accomplished by:

a) Deactivating the Write Gate line.

b) Activating the appropriate Drive Select line.

c) Assuring the drive is Ready.

d) Selecting the appropriate head.

3.6 Write Operation

Writing data onto the disc is accomplished by:

a) Activating the appropriate Drive Select line.

b) Assuring that the drive is Ready.

c) Selecting the proper head.

d) Insuring no Write Fault conditions exist.

e) Activating Write Gate and placing data on the Write Data line.

4.0 Electrical Interface

The interface to the ST-506/412 can be divided into three categories, each of which is physically separated.

1. Control signals.

2. Data signals.

3. DC power.

All control lines are digital in nature (open collector TTL) and either provide signals to the drive (input) or signals to the host (output) via interface connection J1/P1. The data transfer signals are differential in nature and provide data either to (write) or from (read) the drive via J2/P2 (Defined by EIA RS-422).

Table I through III and Figures 4 through 6 show connector pin assignments and interconnection of cabling between the host controller and drives.
### TABLE I
**J1/P1—CONNECTOR PIN ASSIGNMENT**

<table>
<thead>
<tr>
<th>GND RTN PIN</th>
<th>SIGNAL PIN</th>
<th>SIGNAL NAME</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>2</td>
<td>—REDUCED WRITE CURRENT</td>
</tr>
<tr>
<td>3</td>
<td>4</td>
<td>—RESERVED (Head 2(^2) in future products)</td>
</tr>
<tr>
<td>5</td>
<td>6</td>
<td>—WRITE GATE</td>
</tr>
<tr>
<td>7</td>
<td>8</td>
<td>—SEEK COMPLETE</td>
</tr>
<tr>
<td>9</td>
<td>10</td>
<td>—TRACK 0</td>
</tr>
<tr>
<td>11</td>
<td>12</td>
<td>—WRITE FAULT</td>
</tr>
<tr>
<td>13</td>
<td>14</td>
<td>—HEAD SELECT 2(^0)</td>
</tr>
<tr>
<td>15</td>
<td>16</td>
<td>—RESERVED (TO J2 PIN 7)</td>
</tr>
<tr>
<td>17</td>
<td>18</td>
<td>—HEAD SELECT 21</td>
</tr>
<tr>
<td>19</td>
<td>20</td>
<td>—INDEX</td>
</tr>
<tr>
<td>21</td>
<td>22</td>
<td>—READY</td>
</tr>
<tr>
<td>23</td>
<td>24</td>
<td>—STEP</td>
</tr>
<tr>
<td>25</td>
<td>26</td>
<td>—DRIVE SELECT 1</td>
</tr>
<tr>
<td>27</td>
<td>28</td>
<td>—DRIVE SELECT 2</td>
</tr>
<tr>
<td>29</td>
<td>30</td>
<td>—DRIVE SELECT 3</td>
</tr>
<tr>
<td>31</td>
<td>32</td>
<td>—DRIVE SELECT 4</td>
</tr>
<tr>
<td>33</td>
<td>34</td>
<td>—DIRECTION IN</td>
</tr>
</tbody>
</table>

### TABLE II
**J2/P2—CONNECTOR PIN ASSIGNMENT**

<table>
<thead>
<tr>
<th>GND RTN PIN</th>
<th>SIGNAL PIN</th>
<th>SIGNAL NAME</th>
</tr>
</thead>
<tbody>
<tr>
<td>2</td>
<td>1</td>
<td>— DRIVE SELECTED</td>
</tr>
<tr>
<td>4</td>
<td>3</td>
<td>—RESERVED</td>
</tr>
<tr>
<td>6</td>
<td>5</td>
<td>—RESERVED</td>
</tr>
<tr>
<td>8</td>
<td>7</td>
<td>—RESERVED (TO J1 PIN 16)</td>
</tr>
<tr>
<td>9, 10</td>
<td></td>
<td>—RESERVED</td>
</tr>
<tr>
<td>12</td>
<td>11</td>
<td>GND</td>
</tr>
<tr>
<td>13</td>
<td>13</td>
<td>+ MFM WRITE DATA</td>
</tr>
<tr>
<td>14</td>
<td>14</td>
<td>— MFM WRITE DATA</td>
</tr>
<tr>
<td>15</td>
<td>15</td>
<td>GND</td>
</tr>
<tr>
<td>16</td>
<td>17</td>
<td>+ MFM READ DATA</td>
</tr>
<tr>
<td>17</td>
<td>18</td>
<td>— MFM READ DATA</td>
</tr>
<tr>
<td>19</td>
<td></td>
<td>GND</td>
</tr>
</tbody>
</table>

### TABLE III
**J3/P3—DC CONNECTOR PIN ASSIGNMENTS**

<table>
<thead>
<tr>
<th>VOLTAGE</th>
<th>GROUND</th>
</tr>
</thead>
<tbody>
<tr>
<td>PIN 1</td>
<td>+12 VOLTS DC</td>
</tr>
<tr>
<td>PIN 2</td>
<td>+12 VOLT RETURN</td>
</tr>
<tr>
<td>PIN 3</td>
<td>+5 VOLTS DC</td>
</tr>
<tr>
<td>PIN 4</td>
<td>+5 VOLT RETURN</td>
</tr>
</tbody>
</table>
FIGURE 4
CONTROL SIGNALS

HOST SYSTEM
FLAT CABLE OR TWISTED PAIR
20 FEET MAXIMUM

ST-506/412

1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34

J1/P1

-REDUCED WRITE CURRENT
RESERVED (HEAD 2²)
WRITE GATE
SEEK COMPLETE
TRACK Ø
WRITE FAULT
HEAD SELECT 2⁰
RESERVED (TO J2 PIN 7)
HEAD SELECT 2¹
INDEX
READY
STEP
DRIVE SELECT 1
DRIVE SELECT 2
DRIVE SELECT 3
DRIVE SELECT 4
DIRECTION IN
FIGURE 5
DATA SIGNALS

FLAT CABLE OR TWISTED PAIR
20 FEET MAXIMUM

HOST SYSTEM

—DRIVE SELECTED

RESERVED

RESERVED

RESERVED (TO J1 PIN 16)

RESERVED

RESERVED

+MFM WRITE DATA

—MFM READ DATA

GND

ST-506/412

1

2

3

4

5

6

7

8

9

10

11

12

13

14

15

16

17

18

19

20
FIGURE 6
TYPICAL CONNECTION, 4 DRIVE SYSTEM

HOST

CONTROL

J1
J2
J3
J4

DRIVE #1

J1
J2
J3
J4

DRIVE #2

J1
J2
J3
J4

DRIVE #3

J1
J2
J3
J4

DRIVE #4

DC VOLTAGES
FRAME GND
4.1 Control Input Lines

The control input signals are of two types: those to be multiplexed in a multiple drive system and those intended to do the multiplexing. The control input signals to be multiplexed are REDUCED WRITE CURRENT, WRITE GATE, HEAD SELECT 2", HEAD SELECT 2', STEP and DIRECTION IN. The signal to do the multiplexing is DRIVE SELECT 1, DRIVE SELECT 2, DRIVE SELECT 3 or DRIVE SELECT 4.

The input lines have the following electrical specifications. Refer to Figure 7 for the recommended circuit.

TRUE: 0.0VDC to 0.4VDC @ I = −48 mA (MAX)
FALSE: 2.5 VDC to 5.25 VDC @ I = +250 µA (OPEN COLLECTOR)

FIGURE 7
CONTROL SIGNALS DRIVER/RECEIVER COMBINATION
4.1. Reduced Write Current (Not used on 412)

This line, when active together with WRITE GATE, causes the write circuitry to write on the disc with a lower write current. It is required that this line to be set true when writing is to be performed on cylinders 128 through 152, and set false when writing is to be performed on cylinders 0 through 127.

A 220/330 ohm resistor pack allows for line termination.

4.1.2 Write Gate

The active state of this signal, or low level, enables write data to be written on the disc. The inactive state of this signal, or high level, enables data to be transferred from the drive.

A 220/330 ohm resistor pack allows for line termination.

4.1.3 Head Select 2^0 and 2^1

These two lines allow selection of each individual read/write head in a binary coded sequence. HEAD SELECT 2^0 is the least significant line. Heads are numbered 0 through 3. When both HEAD SELECT lines are high (inactive), head 0 will be selected.

A 220/330 ohm resistor pack allows for line termination.

4.1.4 Direction In

This signal defines direction of motion of the R/W head when the STEP line is pulsed. An open circuit or high level defines the direction as “out” and if a pulse is applied to the STEP line, the R/W heads will move away from the center of the disc. If this line is a low level, the direction of motion is defined as “in” and the R/W heads will move toward the center of the disc. Change in direction must meet the requirement shown in Figure 8.

A 220/330 ohm resistor pack allows for line termination.

Note: Direction must not change during step time.

4.1.5 Step

This interface line is a control signal which causes the R/W head to move in the direction of motion defined by the DIRECTION IN line.

The access motion is initiated at the low to high level transition or trailing edge of the signal pulse. Any change in the DIRECTION line must be made at least 100ns before the leading edge of the step pulse (refer Figure 8A for general timing requirements).

A 220/330 resistor pack allows for line termination.
FIGURE 8A
SEEK TIMING GENERAL

*Change in direction can not be made prior to seek complete.

Slow Seek (506 and 412)
The R/W head will move at the rate of the incoming step pulses. The minimum time between successive steps is 3.0ms. The minimum pulse width is 2.0 usec. See Figures 8A and 8B for step timing.

FIGURE 8B
SLOW SEEK STEP PULSE TIMING
Algorithm Driven Seek (Not supported on 412)

In order to better utilize the stepper motor's speed characteristics, the controller can issue step pulses at a rate faster than 3ms. This algorithm accelerates the motor to its maximum speed, steps it slightly less than the desired distance, and then decelerates it prior to arriving on the specified track. Employing this algorithm allows access time to be reduced considerably while maintaining a 15ms setting time. For more information consult Seagate Application Note ST001.

**FIGURE 8C**
ALGORITHM DRIVEN SEEK

Buffered Seek (ST-412 only)

Microprocessor utilization on the ST412 adds the capability of capturing and storing up to 305 step pulses. The controller may burst pulses to the 412 and they will be accepted until 1) time after last pulse exceeds 200 usec or 2) 305 step pulses are received. At the occurrence of either of these conditions, the ST412 microprocessor will stop accepting step pulses from the controller and will begin issuing them to the stepper motor. Depending on the length of seek, the microprocessor will select the optimum algorithm. Any pulses issued at a rate between 200 usec and 3 msec may be lost (refer Figures 8A & 8D).

**FIGURE 8D**
BUFFERED SEEK
4.1.6 DRIVE SELECT 1—4 (Figure 13)

DRIVE SELECT, when a low level, connects the drive interface to the control lines. Cutting the appropriate shunts at IC position 6B (6E on 412) will determine which select line on the interface will activate that drive. The following table indicates which DRIVE SELECT shunts must be cut.

<table>
<thead>
<tr>
<th>DRIVE SELECT</th>
<th>CUT SHUNTS</th>
</tr>
</thead>
<tbody>
<tr>
<td>DS 1</td>
<td>10-7, 11-6, and 12-5</td>
</tr>
<tr>
<td>DS 2</td>
<td>9-8, 11-6, and 12-5</td>
</tr>
<tr>
<td>DS 3</td>
<td>9-8, 10-7, and 12-5</td>
</tr>
<tr>
<td>DS 4</td>
<td>9-8, 10-7, and 11-6</td>
</tr>
</tbody>
</table>

4.2 CONTROL OUTPUT LINES

The output control signals are driven with an open collector output stage capable of sinking a maximum of 48mA at low level or true state with maximum voltage of 0.4V measured at the driver. When the line driver is in the high level or false state, the driver transistor is off and the collector leakage current is a maximum of 250uA.

All J1 output lines are enabled by their respective DRIVE SELECT line.

Figure 7 shows the recommended circuit.

4.2.1 SEEK COMPLETE

This line will go to a low level or true state when the R/W heads have settled on the final track at the end of a seek. Reading or writing should not be attempted when seek complete is false.

SEEK COMPLETE will go false in three cases:

1) A recalibration sequence is initiated (by drive logic), at power on, if the R/W heads are not over track zero.

2) 500ns (typical) after the leading edge of a step pulse or series of step pulses.

3) If +5 volts or +12 volts are lost momentarily but restored.

4.2.2 TRACK Ø

This interface signal indicates a low level or true state only when the drive’s R/W heads are positioned at cylinder zero (the outermost data track).

4.2.3 WRITE FAULT

This signal is used to indicate a condition exists at the drive that may cause improper writing on the disc. When this line is a low level or true, further writing and stepping is inhibited at the drive until the condition is corrected. Write fault cannot be reset via the interface.

Note: controller should edge detect this signal.

-19-
There are three conditions detected:

a) Write current in a head without WRITE GATE active or no write current with WRITE GATE active and DRIVE SELECTED.

b) Multiple heads selected, no head selected, or improperly selected.

c) DC voltages are grossly out of tolerance.

4.2.4 INDEX (Figure 9)

This interface signal is provided by the drive once each revolution (16.67 ms nom.) to indicate the beginning of a track. Normally, this signal is a high level and makes the transition to a low level to indicate INDEX. Only the transition from high to low is valid.

FIGURE 9
INDEX TIMING

16.67 ms nom.  

200 μsec typ.

4.2.5 READY

This interface signal when true together with SEEK COMPLETE, indicates that the drive is ready to read, write or seek, and that the I/O signals are valid. When this line is false, all writing and seeking is inhibited.

The typical time after power on for READY to be true is 15 seconds.

4.3 DATA TRANSFER LINES

All lines associated with the transfer of data between the drive and the host system are differential in nature and may not be multiplexed. These lines are provided at the J2/P2 connectors on all drives.

Two pair of balanced signals are used for the transfer of data: WRITE DATA and READ DATA. Figure 10 illustrates the driver/receiver combination used in the drive for data transfer signals.
4.3.1 MFM WRITE DATA

This is a differential pair that defines the transitions to be written on the track. The transition of +MFM WRITE DATA line going more positive than the —MFM WRITE DATA will cause a flux reversal on the track provided WRITE GATE is active. This signal must be driven to an inactive state (+MFM WRITE DATA more negative than —MFM WRITE DATA) by the host system when in a read mode.

To insure data integrity at the error rate specified when using an ST506, the write data presented by the host must be pre-compensated on tracks 128/128 through 152/306.

The optimum amount of pre-compensation is 12ns for both early and late written bits. Figure 11 shows the bit patterns to be compensated. All other patterns are written “on time.”
FIGURE 11
WRITE PRECOMPENSATION PATTERNS

Writing should occur out of a shift register which is used to observe the pattern. "On time" represents a nominal delay. Early and late represent less and more delay respectively.

4.3.2 MFM READ DATA

The data recovered by reading a pre-recorded track is transmitted to the host system via the differential pair of MFM Read Data lines. The transition of the +MFM READ DATA line going more positive than the —MFM READ DATA line represents a flux reversal on the track of the selected head.

4.3.3 READ/WRITE TIMING

The timing diagram as shown in Figure 12 depicts the necessary sequence of events (with associated timing restrictions) for proper read/write operation of the drive.
FIGURE 12
READ/WRITE DATA TIMINGS

- DRIVE SEL.

- HD SEL.

+ MFM VALID READ DATA

200 ns TYP BIT CELL
8 µs MAX (HEAD SWITCHING)
25 ns MIN

- WRITE GATE

400 ns MAX.

+ MFM WRITE DATA

(PRECOMPENSATED)
12 ns
SINGLE LEVEL

50-150 ns

200 ns TYP BIT CELL

READ/WRITE RECOVERY
4.4 DRIVE SELECTED

A status line is provided at the J2/P2 connector to inform the host system of the selection status of the drive.

The DRIVE SELECTED line is driven by a TTL open collector driver as shown in Figure 7. This signal will go active only when the drive is programmed as drive x (x= 1, 2, 3, or 4) by cutting the shunt on the drive. The DRIVE SELECT X line at J1/P1 is activated by the host system.

4.5 CUSTOMER OPTIONS (Figure 13)

Three optional features which are implemented via a shunt block at IC position 6B (6E on the 412) on the main printed circuit board are available for customer reconfiguration of the drive functions.

4.5.1 “R” (Radial) Option

As shipped, the 14 pin shunt block (16 pin socket) is plugged in pins 2-15, leaving pins 1 and 16 open. This results in a daisy chain operation. Outputs are not active until the drive is selected. Moving the shunt block one position, to use pins 1 and 16, results in radial operation. In this case, all output signals are active, even if the drive is not selected. However, in this case, the front panel LED will not be on. Drive Select must be active to light the LED.

4.5.2 “D” (Defeat Recal) Operation *

As shipped, the “D” shunt, pins 2-15, is shorted. In this case, whenever a power up sequence is performed, the heads will automatically be repositioned to track 0. Cutting the shunt D will defeat the automatic recal operation, allowing the drive to become “Ready” earlier. However, during power up, the stepper circuitry will always put phase “A” active. Thus, there is no guarantee that the drive heads will be positioned at the same cylinder as existed when the drive was powered down. It will start at the same track only if the track corresponded to one which utilizes phase A. When using this option, issuing a Read ID command would allow determination of the active address, and could be used to initialize a present track address register.

4.5.3 “H” (Half Step) Option (on 412 this line is unused)

As shipped, the “H” shunt, pins 4-13, is shorted. In this case step pulses are applied to the interface at an interval of 3 milliseconds as shown in Figure 8A. Cutting shunt “H” allows a significant decrease in access time when used in conjunction with a simple software algorithm supplied by the user (refer Figure 8C). For detailed implementation information, contact the factory for a copy of Application Note ST-001 (ST Part Number 36001-001).

*ST412 will continually seek from TKØ-305 if this jumper is cut.
FIGURE 13
OPTION SHUNT BLOCK

DS1, DS2, DS3, DS4 = Drive Selected

H = Half Step Option
D = Defeat Auto Recal
R = Radial Connection

Note: Jumper shorted is active condition for DS1, DS2, DS3, DS4, and R.
Jumper open is active condition for H and D.
5.0 Physical Interface:

The electrical interface between the ST506/412 and the host controller is via four connectors:

1. J1 - Control signals (multiplexed)
2. J2 - Read/write signals (radial)
3. J3 - DC power input
4. J4 - Frame ground

Refer to Figure 14 for connector locations.

FIGURE 14

INTERFACE CONNECTOR PHYSICAL LOCATIONS
5.1 J1/P1 Connector—Control Signals

Connection of J1 is through a 34 pin edge connector. The dimensions for this connector are shown in Figure 15. The pins are numbered 1 through 34 with the even pins located on the component side of the PCB. Pin 2 is located on the end of the PCB connector closest to the DC Power connector J3/P3 and is labelled. The recommended mating connector for P1 is AMP ribbon connector P/N88373-3 or Molex 15-35-1341. All odd pins are ground.

A key slot is provided between pins 4 and 6.

FIGURE 15
J1 CONNECTOR DIMENSIONS

Unless noted, \( xx = \pm 0.030 \), \( xxx = \pm 0.010 \)

BOARD THICKNESS

\( 0.062 + 0.007 \)
5.2 J2/P2 Connector—Data Signals

Connection to J2 is through a 20 pin edge connector. The dimensions for the connector are shown in Figure 16. The pins are numbered 1 through 20 with the even pins located on the component side of the PCB. The recommended mating connector for P2 is AMP ribbon connector P/N 88373-6, or Molex P/N 15-35-1201.

A key slot is provided between pins 4 and 6.

![FIGURE 16]

**J2 CONNECTOR DIMENSIONS**

<table>
<thead>
<tr>
<th>Measurement</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>.030 +.006</td>
<td></td>
</tr>
<tr>
<td>-.001</td>
<td></td>
</tr>
<tr>
<td>.400</td>
<td></td>
</tr>
<tr>
<td>.06</td>
<td>.450</td>
</tr>
<tr>
<td>20</td>
<td>.060</td>
</tr>
<tr>
<td>1.075</td>
<td></td>
</tr>
<tr>
<td></td>
<td>BOARD THICKNESS</td>
</tr>
<tr>
<td></td>
<td>.062 +.007</td>
</tr>
</tbody>
</table>

Unless Noted:

.xx = +.030
.xxx = .010

5.3 J3/P3 Connector—DC Power

DC power connector (J3) is a 4 pin AMP Mate-N-Lok connector P/N 350211-1 mounted on the solder side of the PCB. The recommended mating connector (P3) is AMP P/N 1-408424-0 utilizing AMP pins P/N 350078-4 (Strip) or P/N 61173-4 (Loose Piece). J3 pins are numbered as shown in Figure 17.

![FIGURE 17]

**J3 CONNECTOR—DRIVE PCB SOLDER SIDE**
Current requirements and connector pin numbers are shown in Table IV.

**TABLE IV**

**DC POWER REQUIREMENTS**

<table>
<thead>
<tr>
<th>J3 Connector</th>
<th>Current AMPS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Pin 4</td>
<td>Max</td>
</tr>
<tr>
<td>+5 Volts DC ± 5%</td>
<td>1.0</td>
</tr>
<tr>
<td>Pin 3</td>
<td></td>
</tr>
<tr>
<td>+5 Volt Return</td>
<td></td>
</tr>
<tr>
<td>Pin 1</td>
<td></td>
</tr>
<tr>
<td>+12 Volts DC ± 5%*</td>
<td>4.5**</td>
</tr>
<tr>
<td>Pin 2</td>
<td></td>
</tr>
<tr>
<td>+12 Volt Return</td>
<td></td>
</tr>
</tbody>
</table>

* ±10% at power on or seeking, ±5% for reading or writing.
** Occurs only during power up, per curve below.

**TABLE V**

**MOTOR START CURRENT REQUIREMENTS**

+12V current power up cycle
5.4 J4/P4 Frame Ground Connector

Faston AMP P/N 61761-2

Recommended mating connector AMP 62187-1

If used, the hole in J4 will accommodate a wire size of 18 AWG max.

6.0 Physical Specifications

This section describes the mechanical dimensions and mounting recommendations for the ST-506/412

6.1 Mounting Orientation

Recommended orientation is either vertical on either side or horizontal with PCB down. The only prohibited orientation is horizontal with PCB up. In the final mounting configuration, insure that operation of the four shock mounting screws should not protrude inside the frame more than .09 inches.

6.2 Mounting Holes

Eight mounting holes, four on the bottom and two on each side are provided for mounting the drive in an enclosure. The size and location of these holes, shown in Figure 18, are identical to the industry standard minifloppy drive.

6.3 Physical Dimensions

Overall height/width/depth and other key dimensions are shown in Figures 18 and 19. As in the case of the mounting holes, the dimensions are identical to the minifloppy, allowing a direct physical replacement.

6.4 Shipping Requirement

For shipping the heads are positioned over track 140/280 and are held to approximately that position by an edge rubber placed on the top cover. By securing the heads in this manner, there is enough free travel to insure that the heads do not absorb the total shock of any impact, while preventing them from hitting the crash stops. The edge rubber should be removed for use and is not necessary when the drive is shipped mounted in a system. No other precautions are required when shipping the drive.
FIGURE 18
MOUNTING PHYSICAL DIMENSIONS

MOUNTING HOLES - 4 ON BOTTOM, 2 ON EACH SIDE.
6-32 UNC X .31 (.78) DEEP (8X)
7.0 Track Format

The purpose of a format is to organize a data track into smaller sequentially numbered blocks of data called sectors. The format is a soft sectored type which means that the beginning of each sector is defined by a prewritten identification (ID) field which contains the physical sector address plus cylinder and head information. The ID field is then followed by a user supplied data field.

The format is a slightly modified version of the IBM System 34 double density format which is commonly used on floppy disc drives. The encoding method is Modified Frequency Modulation (MFM).

Figure 20 shows the track format as shipped. 8192 bytes are available on each track, based on 32 sectors, each having 256 bytes of user data.

The beginnings of both the ID field and the data field are flagged by unique characters called address marks. An address mark is two bytes in length. The first byte is an "A1" data pattern. This is followed by either an "FE" pattern for an ID address mark, or an "F8" pattern for the data address mark.

The "A1" pattern is made unique by violating the encoding rules of MFM by omitting one clock bit. This makes the address mark pattern unique to any other serial bit combination that could occur on the track. See Figure 21 depiction of the "A1" byte. Each ID and data field is followed by a 16 bit cyclic redundancy check (CRC) character used for a particular data pattern.

Surrounding the ID and data fields are gaps to establish physical and timing relationships between these fields.

7.1 Gap 1

Gap 1 is to provide for variations in Index detection. As shipped, gap 1 is 16 bytes long, but must be at least 12 bytes. Gap 1 is immediately followed by a sync field preceding the first ID field.

7.2 Gap 2

Gap 2 follows the CRC bytes of the ID field, and continues to the data field address mark. It provides a known area for the data field write splice to occur. The latter portion of this gap serves as the sync up area for the data field AM. As shipped gap 2 is 16 bytes. Minimum length required is determined by the "lock up" performance of the phase-lock-loop in the data separator, which is part of the host control unit.
FIGURE 20
TRACK FORMAT AS SHIPPED

INDEX

Repeated 32 times (314 Bytes)

Gap 1
SYNC

16X4E
13X00

ID Field

C
Y
H
D
S
E
C
R
C
C

Gap 2

Data Field

Gap 3

Data AM

256 Data

CRC
R
R
C

Gap 4

352X
4E

Nominal

WRITE UPDATE

NOTES:
1. Nominal Track Capacity = 10416 Bytes
2. Total Data Bytes/Track = 256 x 32 = 8,192
3. Sector interleave factor is 4. Sequential ID Fields are sector numbered 0, 8,
   16, 24, 1, 9, 17, 25, 2, 10, 18, 26,...etc.
4. Data Fields contain the bit pattern 0000 as shipped
5. CRC Fire Code = x^16 + x^12 + x^5 + 1
6. Bit 7 of Head Byte ID Field equals 1 in a defective sector (Cylinder 0 is error free)
7. Bit 5 of Head Byte reserved for numbering cylinders greater than 256
8. Bit 6 of Head Byte reserved for numbering cylinders greater than 512
7.3 **Gap 3**

Gap 3 following each data field allows for the spindle speed variations. This allows for the situation where a track has been formatted while the disc is running faster than nominal, then write updated with the disc running slower than normal. Without this gap, or if it is too small, the sync bytes or ID field of the next field of the next field could be over written. As shipped, the gap allows a ±3% speed variation (actual drive spec is ±1%). Minimum gap is 8 bytes for a 256 byte record size.

7.4 **Gap 4**

Gap 4 is a speed tolerance buffer for the entire track, which is applicable in full track formatting operations to avoid overflow into the index area. The format operation which writes ID fields begins with the first encountered index and continues to the next index. The actual bytes in Gap 4 depends on the exact rotating speed during the format operation.

7.5 **Sector Interleaving**

As shipped, the track format uses an interleave factor of 4. That is sequentially sectored ID numbers are 0, 8, 16, 24, 1, 9, 17, 25, 2, 10, 18, 26, etc. This allows sufficient system turnaround time to process multiple sectors during a single revolution, thus enhancing through-put of typical file read/write operations.

7.6 **Defective Sector Flags**

As shipped, any sector which is considered marginal for data recording or which has a permanent defect, will be indicated by the presence of a 1 in bit position 7 of the head byte in the ID field.

In addition, a printout will be provided with each drive which lists the location of these same defects in terms of head number, cylinder number, sector and byte.
No units will be shipped to customers if surface analysis identifies more than 3 hard errors per surface, or 8 total errors per drive. Additionally no errors will be present on cylinder Ø

Testing for defects involves an analysis of the total media surface under marginalized test conditions.