184 ## MASSACHUSETTS INSTITUTE OF TECHNOLOGY ## LINCOLN LABORATORY A FUNCTIONAL DESCRIPTION OF THE L-1 COMPUTER Wesley A. Clark 51G-0012 March 23, 1960 The work reported in this document was performed by Lincoln Laboratory, a center for research operated by Massachusetts Institute of Technology with the joint support of the U.S. Army, Navy, and Air Force under Air Force Contract AF 19 (604)-5200. LEXINGTON MASSACHUSETTS ## A FUNCTIONAL DESCRIPTION OF THE L-1 COMPUTER bу ## Wesley A. Clark The L-1 is a very small, fast stored-program computer for use in the real-time analysis of data arising in certain RF receiver engineering problems. The computer is made of commercial transistor-circuit plug-in units and a ferrite-core memory stack, and (omitting its input-output teletype machine) occupies about 4 cubic feet of space, of which more than half is used for power supplies. It can do 80,000 10-bit operations per second and can store 256 10-bit words (numbers or instructions). The orders are very simple, like those of the TX-0 computer<sup>(1)</sup>. Only two orders, add and store, have to do with stored words; the remaining orders deal only with the number held in an accumulator register and with input-output devices. The decision order, jump, is effective only when the number held in the accumulator register is positive; other orders shift this number to the right or to the left, complement it, replace it with the number zero, etc., as listed in detail in Table 1. The provision of a single binary element called the $\underline{\text{link}}$ (designated by the letter $\underline{L}$ in the block diagram, Figure 1) is of particular value. The link simplifies operations on multiple-word numbers, and is itself a simpler and more useful version of a similar device of the Whirlwind computer (2). In order to reduce equipment, the address of the instruction word is held in one of the memory registers rather than in a separate program-counter register. <sup>(1) &</sup>quot;A Functional Description of the TX-O Computer," Peterson, H.P. and Gilmore, J.T., Lincoln Laboratory 6M-4789, Nov. 20, 1956. <sup>(2) &</sup>quot;Whirlwind I Operation Logic," Report R-221, Digital Computer Lab., Mann, M.F., Rathbone, R.R., Bennett, J.B., May 1, 1954. Figure 1 Block Diagram of the L-1 Computer Information enters the computer through three different channels: teletype, toggle switches, and the data input channel. Teletype information is in the form of 5-hole code frames in punched tape. Two frames of tape are transferred in succession from the teletype tape reader to the accumulator register where they are assembled as a 10-bit word. A toggle switch is provided for each of the 10 accumulator register elements and for the link. Information is transferred from these switches to the accumulator and link by a computer instruction. Data in the form of a time sequence of 10-bit numbers are produced by an external device. A computer instruction adds the data number next in sequence to the number in the accumulator. Computer output is in the form of 5-hole code frames punched in paper tape by the teletype printer/punch with corresponding symbols printed along the margin of the tape (Fig. 2 ). In addition, indicator lights and an audio signal derived from changes of state within the computer are provided. Calculation is begun by starting the computer in its <u>load</u> mode, a mode of operation in which the first 32 frames of punched tape, which encode a <u>read-in program</u>, are transferred as 10-bit words to the first 16 registers of memory. The computer then changes automatically to its normal or <u>calculate</u> mode, and begins to execute the read-in program instructions now in its memory. This program, in turn, reads and stores the remainder of the tape, which is in the form of blocks of consecutively-addressed words, then jumps to the calculation program it has thus read in. Other modes are provided in which the memory is tested by alternately storing and checking ONES and ZEROS in all registers (except the first), and in which timing of the teletype mechanism can be adjusted. With the preceding introduction, a more detailed description can now be given: The elements of the computer are treated as variables which take on values as instructions are executed, rather than as registers which "hold" information. The variables of the computer are the 256 10-bit memory words M<sub>0</sub>, M<sub>1</sub>, ..., M<sub>255</sub>; a 10-bit accumulator word, A; a 1-bit link element, L; the 11-bit word, T, held in toggle switches; the 5-bit number, R<sub>1</sub>, encoded in the i<sup>th</sup> frame of the tape in the reader (the i<sup>th</sup> frame is positioned at the reading station); the 5-bit number, P<sub>j</sub>, which will appear in the j<sup>th</sup> frame of the tape in the printer/punch (the j<sup>th</sup> frame is positioned at the printing/punching station); the 10-bit datum, Y<sub>k</sub>, (the k<sup>th</sup>, number is the next one to be generated at the data input). Instructions are assumed to be executed at the times $t_1$ , i=1,2,3,..., and only the values of the variables at these times are of interest. The convention $$U \Rightarrow V$$ ("U replaces V") is used to express the equation $$U(t_{i}) = V(t_{i+1})$$ where V is a computer variable and U is a function of computer variables. If U and V are binary variables, then If U is an n-bit binary number and V is an m-bit binary number, then UV is the (n+m)-bit binary number formed by adjoining the binary components of U and V. The arithmetic product of U and V is written U·V; the arithmetic sum, U+V. Binary components of the computer variables are numbered from left to right: ${}^{A_0}_{O}{}^{A_1}_{O}$ , ${}^{M_1}_{O}{}^{M_1}_{O}$ , ${}^{M_1}_{O}{}^{M_1}_{O}$ , etc. The number $N = N_0 N_1 \dots N_0$ can be expressed as the decimal fraction $$+(N_1 \cdot 2^{-1} + N_2 \cdot 2^{-2} + \dots + N_9 \cdot 2^{-9})$$ if $N_0 = 0$ $$-(\overline{N}_1 \cdot 2^{-1} + \overline{N}_2 \cdot 2^{-2} + \dots + \overline{N}_9 \cdot 2^{-9}) - 2^{-9}$$ if $N_0 = 1$ It can also be expressed as the positive integer $$N^0.5_0 + N^1.5_8 + \cdots + N^0.5_0$$ Other representations are possible and are used where required. The integer $p = M_{0.2}M_{0.3} \dots M_{0.9}$ , $(0 \le p \le 255)$ , picks the instruction to be executed $(M_{0.0}$ and $M_{0.1}$ are unused) by identifying the instruction word, $M_p$ . In turn, $M_p$ has two parts: an address part $x = M_{p.2}M_{p.3} \dots M_{p.9}$ , $(0 \le x \le 255)$ , and an instruction code part $n = M_{p.0}M_{p.1}$ , (n=0,1,2,3). If n=3 (the order operate), x is not used as an address but specifies operations not involving the memory. Table 1 lists the actions which take place when the instruction is executed. | | | | | TABLE 1 | | |------------------------------|-----|------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------| | | | The | Order C | ode Of The L-1 Computer | | | M <sub>p</sub> = instruction | | | | Action | | | n | x | name | abbrev. | | | | 0 | х | jump | јр х | $\frac{(A_0=0)}{(A_0=1)}$ | x ⇒ 1 | | 1 | X | add | ad x | Sum $(A,M) \Rightarrow A$<br>Overflow $L \Rightarrow L$ | | | 2 | x | store | st x | $A \Rightarrow M_{X} \qquad 0 \Rightarrow A$ | | | 3 | 128 | clear | cl | $0 \Rightarrow A \qquad 0 \Rightarrow L$ | If p ≠ 259 | | 3 | 64 | complement | ср | $\overline{A}_i \Rightarrow A_i i = 0, 1, \dots, 9$ | p+1 ⇒ p | | 3 | 32 | shift right | sr | $A_{i} \Rightarrow A_{i+1} i = 0,1,,8$ $A_{9} \Rightarrow L$ $L \Rightarrow A_{0}$ | If p = 255<br>1 ⇒ p | | 3 | 16 | shift left | sl | $A_{i+1} \Rightarrow A_{i} i = 0,1,8$ $L \Rightarrow A_{0}$ $A_{0} \Rightarrow L$ | | | 3 | 8 | read<br>switches | rs | $T_i \lor A_i \Rightarrow A_i i = 0,1,9$ $T_{10} \lor L \Rightarrow L$ | -<br>-<br>-<br>- | | 3 | 4 | sample | sa | Sum $(A,Y_k) \Rightarrow A$<br>Overflow $\vee L \Rightarrow L$ | | | 3 | 2 | print | pr | $A_{5} \Rightarrow P_{j,0}$ $A_{6} \Rightarrow P_{j,1}$ $\vdots$ $A_{9} \Rightarrow P_{j,4}$ $1 \Rightarrow A_{i} i = 0,1,,9$ $1 \Rightarrow L^{i}$ | | | 3 | 1 | read tape | rt | $R_{i \cdot 0} \Rightarrow A_{0} R_{i+1 \cdot 0} \Rightarrow A_{5}$ $R_{i \cdot 1} \Rightarrow A_{1} R_{i+1 \cdot 1} \Rightarrow A_{6}$ $\vdots \vdots \vdots \vdots$ $R_{i \cdot 4} \Rightarrow A_{4} R_{i+1 \cdot 4} \Rightarrow A_{9}$ $1 \Rightarrow L$ | | As an example of the use of the link in multiple-word arithmetic, the following program segment illustrates addition of the 20-bit numbers $M_1M_2$ and $M_3M_4$ : SUM (M<sub>1</sub>M<sub>2</sub>, M<sub>3</sub>M<sub>4</sub>) $$\Rightarrow$$ M<sub>5</sub>M<sub>6</sub> cl ad 2 ad 4 (overflow $\Rightarrow$ L) st 6 (note 0 $\Rightarrow$ A) sl (recovers previous overflow) ad 1 (adds in previous overflow) ad 3 st 5 A second example illustrates the use of the link in shifting operations. The following program segment shifts the 10'n bit number one place to the right: A final example illustrates the multiplication of two 20-bit numbers yielding a 40-bit product: ``` Assume: M_{1.0} = M_{3.0} = 0 (positive numbers) cl ad 135 st 136 t 5 7 4 8 100) 121 jp 6 110) ad 26 ad. for over flow st sl ad 115) ad sr st ad sr 6 Shift right st 121) ad one place sr 7 8 st ad sr st 136 ad ad 137 jp 200 st 136 jp 115 4 10=1 cl jp 110 -20 (counter) +1 ``` Figure 2. Teletype Tape used in the L-1 Computer